Options
Veezhinathan Kamakoti
Loading...
Preferred name
Veezhinathan Kamakoti
Official Name
Veezhinathan Kamakoti
Alternative Name
Veezhinathan, Kamakoti
Kamakoti, V.
Kamakoti, Veezhinathan
Main Affiliation
Email
Scopus Author ID
Google Scholar ID
2 results
Now showing 1 - 2 of 2
- PublicationControllability-driven power virus generation for digital circuits(01-12-2007)
;Najeeb, K. ;Gururaj, Karthik; Vedula, Vivekanand M.The problem of peak power estimation in CMOS circuits is essential for analyzing the reliability and performance of circuits at extreme conditions. The Power Virus problem involves finding input vectors that cause maximum dynamic power dissipation (maximum toggles) in circuits. In this paper, an approach for power virus generation for both combinational and sequential circuits is presented. The basic intuition behind the approach is to use the 0- and 1- controllability measures of the gate outputs in the circuit to guide the D-Algorithm. The proposed technique was employed on the ISCAS'85 and ISCAS'89 circuits. The results of the above show a significant increase in power dissipation when compared to the best known existing techniques reported in the literature. © 2007 IEEE. - PublicationPower virus generation using behavioral models of circuits(01-12-2007)
;Najeeb, K. ;Konda, Vishnu Vardhan Reddy ;Hari, Siva Kumar Sastry; Vedula, Vivekananda M.The problem of peak power estimation in CMOS circuits is essential for analyzing the reliability and performance of circuits at extreme conditions. The dynamic power dissipated is directly proportional to the switching activity (number of gate outputs that toggles (changes state)) in the circuit. The Power Virus problem involves finding input vectors that cause maximum dynamic power dissipation (maximum toggles) in circuits. As the power virus problem is NP-complete the gate-level techniques are less scalable with increasing design size and produce less optimal vectors. In this paper, an approach for power virus generation using behavioral models of digital circuits is presented. The proposed technique converts the given behavioral model automatically to an integer (word-level) constraint model and employs an integer constraint solver to generate the required power virus vectors. Experimenting the proposed technique on ISCAS behavioral level benchmark circuits and the standard DLX processor model show that the above technique is fast and yields higher-quality results than the known gate-level techniques. Interestingly, the paper attempts to generate an assembly program that cause the maximum dynamic power dissipation on the given DLX processor model. To the best of our knowledge the proposed technique is the first reported that considers power virus generation using behavioral level models. © 2007 IEEE.