Options
Belle II silicon vertex detector (SVD)
Date Issued
01-01-2018
Author(s)
Bahinipati, S.
Adamczyk, K.
Aihara, H.
Angelini, C.
Aziz, T.
Babu, V.
Bacher, S.
Barberio, E.
Baroncelli, Ti
Baroncelli, To
Basith, A. K.
Batignani, G.
Bauer, A.
Behera, P. K.
Bergauer, T.
Bettarini, S.
Bhuyan, B.
Bilka, T.
Bosi, F.
Bosisio, L.
Bozek, A.
Buchsteiner, F.
Bulla, L.
Casarosa, G.
Ceccanti, M.
ÄŒervenkov, D.
Chendvankar, S. R.
Dash, N.
De Pietro, G.
Divekar, S. T.
Doležal, Z.
Dutta, D.
Forti, F.
Friedl, M.
Gobbo, B.
Hara, K.
Higuchi, T.
Horiguchi, T.
Irmler, C.
Ishikawa, A.
Jeon, H. B.
Joo, C.
Kandra, J.
Kambara, N.
Kang, K. H.
Kawasaki, T.
Kodyš, P.
Kohriki, T.
Koike, S.
Kolwalkar, M. M.
Komarov, I.
Kumar, R.
Kun, W.
KvasniÄ ka, P.
Lanceri, L.
Lettenbicher, J.
Indian Institute of Technology, Madras
Lee, S. C.
Lueck, T.
Maki, M.
Mammini, P.
Martini, A.
Mayekar, S. N.
Mohanty, G. B.
Mohanty, S.
Morii, T.
Nakamura, K. R.
Natkaniec, Z.
Onuki, Y.
Ostrowicz, W.
Paladino, A.
Paoloni, E.
Park, H.
Pilo, F.
Profeti, A.
Rashevskaya, I.
Rao, K. K.
Rizzo, G.
Resmi, P. K.
Rozanska, M.
Sasaki, J.
Sato, N.
Schultschik, S.
Schwanda, C.
Seino, Y.
Shimizu, N.
Stypula, J.
Suzuki, J.
Tanaka, S.
Taylor, G. N.
Thalmeier, R.
Thomas, R.
Tsuboyama, T.
Uozumi, S.
Urquijo, P.
Vitale, L.
Watanuki, S.
Watanabe, M.
Watson, I. J.
Webb, J.
Abstract
The Belle II experiment at the SuperKEKB collider in Japan will operate at an unprecedented luminosity of 8× 1035 cm-2 s-1, about 40 times larger than its predecessor, Belle. Its vertex detector is composed of a two-layer DEPFET pixel detector (PXD) and a four layer double-sided silicon microstrip detector (SVD). To achieve a precise decay-vertex position determination and excellent low-momentum tracking under a harsh background condition and high trigger rate of 10 kHz, the SVD employs several innovative techniques. In order to minimize the parasitic capacitance in the signal path, 1748 APV25 ASIC chips, which read out signal from 224 k strip channels, are directly mounted on the modules with the novel Origami concept. The analog signal from APV25 are digitized by a flash ADC system, and sent to the central DAQ as well as to online tracking system based on SVD hits to provide region of interests to the PXD for reducing the latter’s data size to achieve the required bandwidth and data storage space. Furthermore, the state-of-the-art dual phase CO2 cooling solution has been chosen for a combined thermal management of the PXD and SVD system. In this proceedings, we present key design principles, module construction and integration status of the Belle II SVD.
Volume
213